# System Architecture and Memory Management



Mr. Sumit Shinde
Assistant Professor
Computer Engineering Department

**Pune Institute of Computer Technology** 

# The systems-level features of the 80386 architecture include:

- Memory Management
- Protection
- Multitasking
- Input / Output
- Exceptions and Interrupts
- Initialization
- Coprocessing and Multiprocessing
- Debugging

### System Registers

- EFLAGS
- Memory-management Registers
- CR<sub>0</sub> CR<sub>3</sub> (Control Registers)
- TR (Task Register)
- DR<sub>0</sub> DR<sub>7</sub> (Debug Registers)
- TR<sub>6</sub> TR<sub>7</sub> (Test Registers)

### **EFLAGS- System Flags**



NOTE

0 OR 1 INDICATES INTEL RESERVED. DO NOT DEFINE.

#### **Control Registers**

- Intel386 DX has three control registers of 32 bits, CR0, CR2 and CR3, to hold machine state of a global nature
- These registers along with System Address Registers hold machine state that affects all tasks in the system.
- To access Control Registers, load and store instructions are defined.

#### Control registers



#### **CR0**: Machine Control Register

- CR0 contains 6 defined bits for control and status purposes.
- The low-order 16 bits of CR0 is defined as Machine Status Word
- To operate only on the low-order 16-bits of CR0, LMSW and SMSW instructions are used.
- For 32-bit operations the system should use MOV CR0, Reg instruction.

#### **CR0: Machine Control Register**

#### • (PE Bit, Protection Enable):

- The PE bit is set to enable the Protected Mode.
- If PE is reset, the processor operates in Real Mode.

#### MP Bit, (Monitor Coprocessor / Math Present):

- MP=I, assumes that real-floating point hardware is attached to it.
- MP=0, assumes that no such coprocessor exists, and will not attempt to use one.

#### **CR0**: Machine Control Register

(EM Bit, Emulate Coprocessor) :

This bit is set to cause all coprocessor opcodes to generate a Coprocessor Not Available fault (exception 11).

- **(TS Bit, Task Switched):** TS is automatically set whenever a task switch operation is performed. Processor never clear this bit by its own. We can clear it using CLTS instruction.
- ET (Extension Type): This bit informs 80386 whether the numeric coprocessor is an 80387. 80386 is able to set this bit correctly by itself when power is applied.
- **PG** (Paging Enable, bit 31):the PG bit is set to enable the on-chip paging unit. It is reset to disable the on-chip paging unit. We can not change this bit more than once in running system.

#### **Control Registers**

- CRI: Reserved: CRI is reserved for use in future Intel processors
- CR2: Page Fault Linear Address: CR2 holds the 32-bit linear address that caused the last page fault detected. (Exception 14). This address will be helpful to write page fault handler.



#### **Control Registers**

- CR3: Page Directory Base Address:
- It holds the physical address of the root of the two-level paging tables used when paging is enabled.
- Paging table must be 4kb aligned.
- Lowest twelve bits of CR3 are ignored.



#### **Debug Registers**

- Debugging of 80386 allows data access breakpoints as well as code execution breakpoints.
- 80386 contains 6 debug registers to specify
  - 4 breakpoints
  - Breakpoint Control options
  - Breakpoint Status

### **Debug Registers**

#### DEBUG REGISTERS

31 0

| 100 (3.4.100)                  | _   |
|--------------------------------|-----|
| LINEAR BREAKPOINT ADDRESS 0    | DR0 |
| LINEAR BREAKPOINT ADDRESS 1    | DR1 |
| LINEAR BREAKPOINT ADDRESS 2    | DR2 |
| LINEAR BREAKPOINT ADDRESS 3    | DR3 |
| Intel reserved. Do not define. | DR4 |
| Intel reserved. Do not define. | DR5 |
| BREAKPOINT STATUS              | DR6 |
| BREAKPOINT CONTROL             | DR7 |

# Linear Breakpoint Address Registers

- The breakpoint addresses specified are 32-bit linear addresses
- **DRO to DR3:** While debugging, Intel 386 h/w continuously compares the linear breakpoint addresses in DRO-DR3 with the linear addresses generated by executing software. If match found, an exception 1 (debug fault) is generated.

#### **Linear Breakpoint Address Registers**

- **DR6:** It is also called as debug status register. 80386 sets appropriate bits in this register to inform you of the circumstances that may have caused the last debug fault (exception 1). These bits are never cleared by processor. We can clear it manually by writing into it.
- B0-B3: Indicates Breakpoint hit
- BD (break for debug register access): set when exception 1 handler is invoked by an illegal reference to one of the debug registers.
- BS (Break for single step)
- BT (break for task switch)



- LEN<sub>i</sub>(i=0 3): Breakpoint Length Specification Bits:
  - 2 bit field for each breakpoint
  - Specifies length of breakpoint fields
  - The choices of data breakpoints are 1byte,
     2bytes & 4bytes
  - For instruction execution breakpoint, the length is 1(beginning byte address)

# LEN<sub>i</sub> Encoding

| LENi<br>Encoding | Breakpoint<br>Field Width                 | Usage of Least<br>Significant Bits in<br>Breakpoint Address<br>Register i, (i = 0 - 3)                                                       |
|------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| 00               | 1 byte                                    | All 32-bits used to specify a single-byte breakpoint field.                                                                                  |
| 01               | 2 bytes                                   | A1-A31 used to<br>specify a two-byte,<br>word-aligned<br>breakpoint field. A0 in<br>Breakpoint Address<br>Register is not used.              |
| 10               | Undefined—<br>do not use<br>this encoding |                                                                                                                                              |
| 11               | 4 bytes                                   | A2-A31 used to<br>specify a four-byte,<br>dword-aligned<br>breakpoint field. A0<br>and A1 in Breakpoint<br>Address Register are<br>not used. |

| DR2=000<br>31 | 00005H; | LEN2      | = <b>00B</b> |            |
|---------------|---------|-----------|--------------|------------|
|               |         |           |              |            |
|               |         |           |              | H80000000  |
|               |         | bkpt fld2 |              | 00000004H  |
|               |         |           |              | H00000000  |
| DR2=000       | 000054+ | LEN2      | - 01R        |            |
| 31            |         | LLINZ     | 0            | I          |
|               |         |           |              |            |
|               |         |           |              | H80000000  |
|               |         | ← bkpt    | fld2 →       | 00000004H  |
|               |         |           |              | 00000000Н  |
|               |         |           |              |            |
| DR2=000       | 00005H; | LEN2      | = 11B        |            |
| 31            |         |           | 0            |            |
|               |         |           |              | 0000000011 |
|               |         |           |              | H80000000  |
| <b>←</b>      | - bkpt  | fld2 →    |              | 00000004H  |
|               |         |           |              | H00000000  |
|               |         |           |              |            |



- RW<sub>i</sub>(i=0 3): Memory Access Qualifier Bit
  - 2 bit field for each breakpoint
  - Specifies the type of usage which must occur inorder to activate the associated breakpoint

# **Debug Registers**

| RW<br>Encoding | Usage<br>Causing Breakpoint        |
|----------------|------------------------------------|
| 00             | Instruction execution only         |
| 01             | Data writes only                   |
| 10             | Undefined—do not use this encoding |
| 11             | Data reads and writes only         |



- GD: Global Debug Register Access Detect
  - Debug registers can only be accessed in real mode or at privilege level 0 in protected mode
  - GD bit, when set, provides extra protection against any Debug Register access even in Real Mode or at privilege level 0 in Protected Mode.



- GE and LE bit: Exact data breakpoint match, global and local
  - If either GE or LE is set, any data breakpoint trap will be reported exactly after completion of the instruction that caused the operand transfer.
  - LE bit is cleared during task switch and is used for task-local breakpoints.
  - GE bit is unaffected during a task switch and remain enabled during all tasks executing in the system.

21



- G<sub>i</sub> and L<sub>i</sub>(i=0 3): Breakpoint Enable, global and local
  - If either G<sub>i</sub> and L<sub>i</sub> is set then the associated breakpoint is enabled.

0 B B B D O O O O O O O B B B B D DR6

- B<sub>i</sub>: Debug fault/trap due to breakpoint 0 -3
  - Four breakpoint indicator flags, B0-B3, correspond one-to-one with the breakpoint registers in DR0-DR3.
  - A flag B<sub>i</sub> is set when the condition described by DR<sub>i</sub>, LEN<sub>i</sub>, and RW<sub>i</sub> occurs.

0 B B B D O O O O O O O B B B B D DR6

- BD: Debug fault due to attempted register access when GD bit is set
  - This bit is set if the exception 1 handler was invoked due to an instruction attempting to read or write to the debug registers when GD bit was set.

0 B B B D O O O O O O O B B B B B D DR6

- BS: Debug trap due to single step
  - This bit is set if the exception 1 handler was invoked due to the TF bit in the flag register being set

0 B B B D O O O O O O O B B B B B D DR6

- BT: Debug trap due to task switch
  - This bit is set if the exception 1 handler was invoked due to a task switch.

#### **Test Register**



- The test registers are used to perform confidence checking on the paging MMU's translation lookaside buffer(TLB).
- The method of testing the TLB is fairly involved and requires some understanding of the inner working of the TLB and of cache algorithms in general
- Test Register 6: Register TR6 is the testing command register. By writing into this register, you can either initiate write directly into the 80386's TLB or perform a mock TLB lookup.
- **Test Register 7:** TR7 is the TLB testing data register. When a program is performing writes, the entry to be stored is contained in this register, along with cache set information.

#### **Memory Management Registers**

- GDTR and IDTR
- These registers hold:
  - 32-bit linear base address and
  - 16-bit limit of GDT and IDT respectively.
- GDT segments are global to all tasks in the system.
- IDT is used to locate Gates in Interrupt/Exception handling.

#### **LDTR**

• LDTR (Local Descriptor Table Register) is a 16-bit register always points to GDT to access LDTD (Local Descriptor Table Descriptor) in turn responsible for allocating and accessing local memory via LDT (Local Descriptor Table).

#### Memory Management

# Address Translation Mechanism of 80386

# Protected Mode Addressing Mechanism

- 80386 transforms logical addresses into physical address two steps:
- **Segment translation:** a logical address is converted to a linear address.
- Page translation: a linear address is converted to a physical address.(optional)
- These translations are performed in a way that is not visible to applications programmers.

 The following figure illustrates the two translations:



#### Segmentation



### Segment Descriptor

- Segment is described by a special structure called a segment descriptor.
- Descriptor includes its base address, its length, its type, its privilege level and some status information.
- If we don't describe an area of the address space in a descriptor, that address range is not addressable at all and processor will refuse to access it.
- Descriptors are created by compilers, linkers, loaders or the operating system.

### Segment Descriptor



Figure 4-6. Segment Descriptors

### Segment Descriptor

- **BASE:** defines location of the segment within 4GB linear address space. Combining three parts of the base address to form single 32 bit value.
- **LIMIT:** It define size of segment. It is 20 bit field.
- **G:** (Granularity Bit): Specifies unit with which the limit field is interpreted.
  - G=0 unit of I byte
  - G=I unit of 4KB
- **TYPE:** 3 bit field defines type of segment you are defining.
- **DPL:** (Descriptor privilege level) Used by protection mechanism. 2 bit field defines level of privilege associated with the memory space that descriptor defines.
- **D: Default :** D=0 operands in segment will be considered 16bit, D=1 considered 32 bit

• P: (Segment Present):

if P=0 address range defines by descriptor is considered to be temporarily not present in physical memory.

#### **Segment Translation**



#### Descriptor Tables

- GDT (Global Descriptor Table)
- LDT (Local Descriptor Table)
- IDT (Interrupt Descriptor Table)
- Descriptor table is array of 8 bytes entries that contains descriptors.
- Descriptor table is variable in length and may contain up to 8192 (2<sup>13</sup>) descriptors.
- Processor locates GDT and LDT by GDTR and LDTR registers respectively.



Register

Base Address in GDTR Register



#### **GDT**:

 Can be used by all programs to reference segments of memory.

#### LDT:

- Can be defined on a per-task basis in a multitasking system. But its use is purely optional.
- LDT is used to expand number of available descriptors and hence addressable range of selected task.

#### IDT:

 It holds segment descriptors that define interrupt or exception handling routines.

#### Segment Selectors

- Index: Selects one of 8192 descriptors in a descriptor table. The processor simply multiplies this index value by 8 (the length of a descriptor), and adds the result to the base address of the descriptor table in order to access the appropriate segment descriptor in the table.
- **Table Indicator:** Specifies to which descriptor table the selector refers. A zero indicates the GDT; a one indicates the current LDT.
- Requested Privilege Level: Used by the protection mechanism.



TI - TABLE INDICATOR

RPL - REQUESTOR'S PRIVILEGE LEVEL

#### Segment Registers

Figure 5-7. Segment Registers



#### For each Task

Use of Memory Segmentation



### Page Translation

Linear Address Paging Unit Physical Address

#### TWO LEVEL PAGING SCHEME 31 22 12 USER DIRECTORY OFFSET TABLE **MEMORY** LINEAR 12, ADDRESS 10 10 31 0 ADDRESS Intel386<sup>TM</sup> DX CPU 31 31 CRO CR1 PAGE TABLE CR2 CR3 ROOT DIRECTORY CONTROL REGISTERS

#### Page Descriptor Base Register

- CR2 is used to store the 32-bit linear address of page fault.
- CR3 (Page Directory Physical Base Address Register) stores the physical starting address of Page Directory.



#### Page Descriptor Base Register

- The lower 12 bits of CR3 are always zero to ensure that the Page Directory is always page aligned
- A move operation to CR3 automatically loads the Page Table Entry caches and a task switch through a TSS changes the value of CR0.

### Page Directory

- It is at the most 4KB in size and allows upto 1024 entries are allowed.
- The upper 10 bits of the linear address are used as an index to corresponding page directory entry
- Page directory entry points to page tables.

### Page Directory Entry

| 31                      | 12 | 11         | 10   | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2     | 1     | 0 |
|-------------------------|----|------------|------|---|---|---|---|---|---|---|-------|-------|---|
| PAGE TABLE ADDRESS 3112 |    | OS<br>RESE | RVED |   | 0 | 0 | D | Α | 0 | 0 | U   s | R   W | Р |

#### Page Tables

- Each Page Table is 4KB and holds up to 1024 Page Table Entries(PTE).
- PTEs contain the starting address of the page frame and statistical information about the page.
- Upper 20 bit page frame address is concatenated with the lower 12 bits of the linear address to form the physical address.
- Page tables can be shared between tasks and swapped to disks.

#### Page Table Entry

| 31                      | 12 | 11         | 10   | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2     | 1     | 0 |
|-------------------------|----|------------|------|---|---|---|---|---|---|---|-------|-------|---|
| PAGE FRAME ADDRESS 3112 |    | OS<br>RESE | RVED |   | 0 | 0 | D | Α | 0 | 0 | ω   ⊂ | R   W | Р |

Page Table Entry (Points to Page)

- **P(Present)Bit:** indicates if the entry can be used in address translation. P-bit of the currently executed page is always high.
- A (Accessed) Bit: It is set before any access to the page.

### Page Table Entry

- **D** (**Dirty**) **bit:** It is set before a write operation to the page is carried out. The D bit is undefined for PDEs.
- OS Reserved Bits: They are defined by the operating system software.
- U/S (User/Supervisor)Bit and R/W
   (Read/Write) Bit: They are used to provide

protection. They

| / | U/S | R/W | Permitted<br>Level 3 | Permitted Access<br>Levels 0, 1, or 2 |
|---|-----|-----|----------------------|---------------------------------------|
|   | 0   | 0   | None                 | Read/Write                            |
|   | 0   | 1   | None                 | Read/Write                            |
|   | 1   | 0   | Read-Only            | Read/Write                            |
|   | 1   | 1   | Read/Write           | Read/Write                            |

#### Example

Linear Address: 0301008A 0000 0011 0000 0001 0000 0000 1000 1010



|     | 00 0000 1100<br>(10bits) |     | 0000 1000<br>1010<br>(12bits) |
|-----|--------------------------|-----|-------------------------------|
| Hex | 00C                      | 010 | <b>A80</b>                    |

#### Example

Memory Paging:



| Hex        | 00C(DIR)     | <b>x4</b>                 | 030 |
|------------|--------------|---------------------------|-----|
| Binar<br>y | 00 0000 1100 | 00 0000<br>1100 x<br>0100 |     |
|            |              | 00 0011 0000              |     |

CR3 + DIR\*4 = Index to PDE (20-bit) (12-bit)

00010H + 030H = 00010030H

#### Example

Memory Paging:



### Page Directory Entry

| 31                      | 12 | 11       | 10     | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2      | 1      | 0 |
|-------------------------|----|----------|--------|---|---|---|---|---|---|---|--------|--------|---|
| PAGE TABLE ADDRESS 3112 |    | OS<br>RE | SERVED |   | 0 | 0 | D | Α | 0 | 0 | U<br>s | R<br>W | Р |

| Hex        | 010(TABLE) |      | <b>x4</b>                 | 040 |
|------------|------------|------|---------------------------|-----|
| Binar<br>y | 00 0001    | 0000 | 00 000I<br>0000 x<br>0100 |     |
|            |            |      | 00 0100 0000              |     |

#### Example

Memory Paging:



#### Page Table Entry

| 31                      | 12 | 11         | 10   | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2     | 1      | 0 |
|-------------------------|----|------------|------|---|---|---|---|---|---|---|-------|--------|---|
| PAGE FRAME ADDRESS 3112 |    | OS<br>RESE | RVED |   | 0 | 0 | D | Α | 0 | 0 | ω   ⊂ | R<br>W | Р |

Page Table Entry (Points to Page)



#### Example

Memory Paging:



# Translation Lookaside Buffer(TLB)

- Performance degrades if the processor access two levels of tables for every memory reference.
- To solve this problem, the Intel386 DX keeps a cache of the most recently accessed pages and this cache is called Translation Lookaside Buffer (TLB).
- TLB is a 4 way set associative 32 entry page table cache

## Translation Lookaside Buffer(TIB)



# Translation Lookaside Buffer(TLB)

- TLB has 4 sets of eight entries each.
- Each entry consists of a TAG and a DATA.
- Tags are 24 bit wide. They contain 20 upper bits of linear address, a valid bit (Validation of Entry) and three attribute bits(D,U/S and R/W)
- Data portion of each entry contains upper 20 bits of the Physical address.

## **TLB Entry**

| V             | D      | U/S R/W | Upper 20 bit Linear Address | Upper 20-bit Physical Address |
|---------------|--------|---------|-----------------------------|-------------------------------|
| 8,8,8,8,8,8,8 | ,0,0,0 |         |                             |                               |

## Translation Lookaside Buffer(TLB)

- It **automatically** keeps the most commonly used Page Table Entries.
- 32-entry TLB coupled with a 4K page size results in the coverage of I 28KB of memory addresses.

- The paging unit hardware receives a 32-bit inear address from the segmentation unit.
- The upper 20 linear address bits are compared with all 32 entries in the TLB to determine if there is a match.
- If there is a match (i.e. a TLB hit), then the 32-bit physical address is calculated and will be placed on the address bus.

- If PTE entry is not in TLB, the 80386 DX will read the appropriate PDE Entry.
- If P = I on PDE (→ the page table is in memory), then the 80386 DX will read the appropriate PTE and set the Access bit.
- If P = I on PTE (→ the page is in memory), then the Intel386 DX will update the Access and Dirty bits as needed and fetch the operand.

- The upper 20 bits of the linear address read from the page table will be stored in the TLB for future accesses.
- If P = 0 for either PDE or PTE, then the processor will generate a page fault exception
- This exception is also generated when protection rules are violated and the CR2 is loaded with the page fault address





#### **Paging**

The operating system uses page tables to map the pages in the linear virtual address space onto main memory

program has its own page table

Pages that fit in main are stored hard

Main Memory inear virtual address inear virtual address Page *m* Page *n* space of Program 2 space of Program 1 . . . Page 2 Page 2 Page 1 Page 1 Page 0 Page 0 Hard Disk The operating Pages that cannot system swaps fit in main memory pages between are stored on the memory and the hard disk hard disk

As a program is running, the processor translates the linear virtual addresses onto real memory (called also physical) addresses

## Thanks for being patient!